Process parameters optimization of 14nm p-type MOSFET using 2-D analytical modeling
Simulations of a computer-generated downscaled device at 14nm gate length of p-type MOSFET is conferred in this paper. The device is scaled down from a 32nm transistor which is from the former research. A combination of insulator-conductor that were used includes a high-k material and a metal gate w...
Saved in:
Main Authors: | Noor Faizah, Z.A., Ahmad, I., Ker, P.J., Siti Munirah, Y., Mohd Firdaus, R., Mah, S.K., Menon, P.S. |
---|---|
Format: | Article |
Language: | en_US |
Published: |
2017
|
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Process parameters optimization of 14nm p-type MOSFET using 2-D analytical modeling
by: Noor Faizah Z.A., et al.
Published: (2023) -
Statistical modelling of 14nm n-types MOSFET
by: Noor Faizah, Z.A., et al.
Published: (2017) -
Statistical modelling of 14nm n-types MOSFET
by: Noor Faizah Z.A., et al.
Published: (2023) -
Process Parameters Optimization of 14nm MOSFET Using 2-D Analytical Modelling
by: Noor Faizah, Z.A., et al.
Published: (2017) -
Process Parameters Optimization of 14nm MOSFET Using 2-D Analytical Modelling
by: Noor Faizah, Z.A., et al.
Published: (2017)