Process parameters optimization of 14nm p-type MOSFET using 2-D analytical modeling
Simulations of a computer-generated downscaled device at 14nm gate length of p-type MOSFET is conferred in this paper. The device is scaled down from a 32nm transistor which is from the former research. A combination of insulator-conductor that were used includes a high-k material and a metal gate w...
Saved in:
Main Authors: | , , , , , , |
---|---|
Format: | Article |
Language: | en_US |
Published: |
2017
|
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|