An optimized algorithm for simultaneous routing and buffer insertion in multi-terminal nets
In today’s VLSI design, one of the most critical performance metric is the interconnect delay. As designdimension shrinks, the interconnect delay becomes the dominant factor for overall signal delay. Buffer insertion is provento be an effective technique to minimize the interconnect delay. In conven...
Saved in:
Main Authors: | Uttraphan, C., Shaikh Husin, N. |
---|---|
Format: | Article |
Published: |
Asian Research Publishing Network
2015
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/57782/ http://www.arpnjournals.org/jeas/research_papers/rp_2015/jeas_1015_2794.pdf |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
An optimized algorithm for simultaneous routing and buffer insertion in multi-terminal nets
by: Shaikh Husin, Nasir Shaikh, et al.
Published: (2015) -
Hybrid routing tree with buffer insertion under obstacle constraints
by: Uttraphan, C., et al.
Published: (2015) -
An optimized buffer insertion algorithm with delay-power constraints for VLSI layouts
by: Uttraphan, C., et al.
Published: (2017) -
Simultaneous routing and buffer insertion algorithm for minimizing interconnect delay in VLSI layout design
by: Husin, Nasir Shaikh, et al.
Published: (2008) -
Dynamic power dissipation formulation for application in dynamic programming buffer insertion algorithm
by: Uttraphan, C., et al.
Published: (2016)