False path identification algorithm framework for nonseparable controller-data path circuits
In order to achieve the less test generation complexity, design-for-testability (DFT) techniques are used which causes untestable paths to be testable. These testable path delays have no effect on circuit performance are called false paths. It has been contended that such false paths should not be d...
Saved in:
Main Authors: | Shaheen, Ateeq U. R., Hussin, Fawnizu Azmadi, Hamid, Nor Hisham |
---|---|
Format: | Conference or Workshop Item |
Published: |
2016
|
Online Access: | http://eprints.utp.edu.my/11957/1/1570256625_ICIAS2016.pdf http://eprints.utp.edu.my/11957/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
False path identification algorithm framework for nonseparable controller-data path circuits
by: Shaheen, A.-U.-R., et al.
Published: (2017) -
A Hybrid Delay Design-for-Testability for Nonseparable RTL Controller-Data path Circuits
by: Shaheen, Ateeq ur Rehman, et al.
Published: (2017) -
A hybrid delay design-for-testability for nonseparable RTL controller-data path circuits
by: Shaheen, A.-U.-R., et al.
Published: (2017) -
PATH DELAY DESIGN-FOR-TESTABILITY USING SNOOPING
FOR FUNCTIONAL REGISTER-TRANSFER LEVEL CIRCUITS
by: SHAHEEN, ATEEQ-UR-REHMAN
Published: (2017) -
Automatic generation of test instructions for path delay faults based-on stuck-at fault in processor cores using assignment decision diagram
by: Shaheen, Ateeq-Ur-Rehman, et al.
Published: (2014)