Built-in self test power and test time analysis in on-chip networks
Testing power dissipation of on-chip networks (NoC) is an interesting topic, which is still unexplored specially analytically. In this paper, a transistor level model is proposed to study the testing power and area of testing logic in a mesh NoC using IEEE 1149.1-based approach. For the purpose of v...
Saved in:
Main Authors: | Senejani, Mahdieh Nadi, Ghadiry, Mahdiar, Chia, Yee Ooi, Marsono, Muhammad Nadzir |
---|---|
Format: | Article |
Published: |
Springer Science+Business Media New York
2015
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/57990/ http://dx.doi.org/10.1007/s00034-014-9892-4 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Design and analysis of a new carbone nanotube full adder cell
by: Ghadiry, Mahdiar Hossein, et al.
Published: (2011) -
Network-on-chip fault detection and router self-test
by: Wan Sallehuddin, Wan Mohd. Amir Haris
Published: (2014) -
Modified pattern generator of built-in self test for sequential circuits with reduced test time
by: Muhamad Amin, Muhamad Ridzuan Radin
Published: (2011) -
Multi-tap architecture for IP core testing and debugging on network-on-chip
by: Rajagopal, R. S., et al.
Published: (2011) -
A network-on-chip simulation framework for homogeneous multi-processor system-on-chip
by: Hau, Yuan Wen, et al.
Published: (2011)