A review on path collisions and resources usage in hybrid optical network on chip (HONoC)
System-on-chip (SoC) architectures are getting communication-bound both from physical wiring and distributed computation point of view. Wiring delays are becoming dominating over gate delays, which favors short links. The larger SoC the more probably the overall computation is heterogeneous and loca...
Saved in:
Main Authors: | Razali, Rina Azlin, Othman, Mohamed |
---|---|
Format: | Conference or Workshop Item |
Language: | English |
Published: |
IEEE
2015
|
Online Access: | http://psasir.upm.edu.my/id/eprint/56018/1/A%20review%20on%20path%20collisions%20and%20resources%20usage%20in%20hybrid%20optical%20network%20on%20chip%20%28HONoC%29.pdf http://psasir.upm.edu.my/id/eprint/56018/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
A review on path collisions and resources usage in hybrid optical Network on Chip (HONoC)
by: Razali R.A., et al.
Published: (2023) -
An evaluation of parallel genetic algorithm for solving shortest path routing problem
by: Rina Azlin Razali
Published: (2023) -
Core-Based Testing of System-on-Chips Utilizing the Network-on-Chip Resources
by: Hussin, Fawnizu Azmadi, et al.
Published: (2008) -
Optical Routers Based On Microring Resonator For Optical Networks-On-Chip
by: Hazura, Haroon, et al.
Published: (2016) -
Collision avoidance path for pedestrian agent performing tawaf
by: Shuaibu, A.N., et al.
Published: (2014)