A Performance Comparison Study on Multiplier Designs
This study investigates the relative performances of Array, Wallace, Dadda and Reduced Area multipliers for several synthesis optimization modes. All multiplier designs were modeled in Verilog HDL and synthesized based on the TSMC 0.35-micron ASIC Design Kit standard cell library. Performance d...
Saved in:
Main Authors: | Lee, Chris Y. H., Lo, H. H., Lee, Sean, W. F., Hamid, Nor Hisham |
---|---|
Format: | Article |
Published: |
2010
|
Subjects: | |
Online Access: | http://eprints.utp.edu.my/4988/3/stamp.jsp%3Ftp%3D%26arnumber%3D5716117%26tag%3D1 http://eprints.utp.edu.my/4988/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Performance comparison of radix-based multiplier designs
by: KELLY SUET SWEE, LIEW
Published: (2012) -
Designing 8-Bit multiplier
by: Yee, M.F
Published: (2006) -
BCD Multiplier
by: Abulinain, Ahmed Kamal Saad Fathallah
Published: (2015) -
Integrated circuit design of a multiplier-accumulator for convolutional neural network based on carry-save adder architecture
by: Lee, Mei Xiang
Published: (2022) -
Implementation of barrel shifter and multiplier for the DLX processor
by: Goh, Teng Sun
Published: (2008)