A Performance Comparison Study on Multiplier Designs
This study investigates the relative performances of Array, Wallace, Dadda and Reduced Area multipliers for several synthesis optimization modes. All multiplier designs were modeled in Verilog HDL and synthesized based on the TSMC 0.35-micron ASIC Design Kit standard cell library. Performance d...
Saved in:
Main Authors: | , , , |
---|---|
Format: | Article |
Published: |
2010
|
Subjects: | |
Online Access: | http://eprints.utp.edu.my/4988/3/stamp.jsp%3Ftp%3D%26arnumber%3D5716117%26tag%3D1 http://eprints.utp.edu.my/4988/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|