Effective implementation of AES-XTS on FPGA
This paper proposes an effective FPGA implementation for data storage encryption. Throughput, area and power consumption are the most important parameters to evaluate any FPGA implemented design. Our proposed design not only achieves a high throughput but also a considerable amount of throughput/are...
Saved in:
Main Authors: | Ahmed, Shakil, Samsudin, Khairulmizam, Ramli, Abdul Rahman, Rokhani, Fakhrul Zaman |
---|---|
Format: | Conference or Workshop Item |
Language: | English |
Published: |
IEEE
2011
|
Online Access: | http://psasir.upm.edu.my/id/eprint/68776/1/Effective%20implementation%20of%20AES-XTS%20on%20FPGA.pdf http://psasir.upm.edu.my/id/eprint/68776/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Advanced encryption standard-XTS implementation in field programmable gate array hardware
by: Ahmed, Shakil, et al.
Published: (2015) -
Cryptographic protection of block-oriented storage devices using AES-XTS in FPGA
by: Ahmed, Shakil
Published: (2013) -
A framework for GPU-accelerated AES-XTS encryption in mobile devices
by: Alomari, Mohammad Ahmed, et al.
Published: (2011) -
Implementation of a parallel XTS encryption mode of operation
by: Alomari, Mohammad Ahmed, et al.
Published: (2014) -
A parallel XTS encryption mode of operation
by: Alomari, Mohammad Ahmed, et al.
Published: (2009)