Effective implementation of AES-XTS on FPGA

This paper proposes an effective FPGA implementation for data storage encryption. Throughput, area and power consumption are the most important parameters to evaluate any FPGA implemented design. Our proposed design not only achieves a high throughput but also a considerable amount of throughput/are...

全面介绍

Saved in:
书目详细资料
Main Authors: Ahmed, Shakil, Samsudin, Khairulmizam, Ramli, Abdul Rahman, Rokhani, Fakhrul Zaman
格式: Conference or Workshop Item
语言:English
出版: IEEE 2011
在线阅读:http://psasir.upm.edu.my/id/eprint/68776/1/Effective%20implementation%20of%20AES-XTS%20on%20FPGA.pdf
http://psasir.upm.edu.my/id/eprint/68776/
标签: 添加标签
没有标签, 成为第一个标记此记录!
实物特征
总结:This paper proposes an effective FPGA implementation for data storage encryption. Throughput, area and power consumption are the most important parameters to evaluate any FPGA implemented design. Our proposed design not only achieves a high throughput but also a considerable amount of throughput/area that is better compared to current implementations. The proposed implementation gives a memory based pipelined architecture. The design achieves a throughput of 5.25 Gb/sec that is relatively better than any other FPGA implementation to date. Xilinx ISE 10.1 is used as a design tool and Verilog HDL is used to code the design.