Improving router efficiency in network on chip triplet-based hierarchical interconnection network with shared buffer design
In Network on Chip effectiveness of router is dependent on the buffer locality, which makes the efficient flow control. Previous buffer design of Triplet-Based Hierarchical interconnection network (TBHIN) is standard, which leads to insufficient accessibility of this decisive resource, where each vi...
Saved in:
Main Authors: | Talpur, S., Khahro, S.F., Soomro, A.M., Saand, A.S. |
---|---|
Format: | Conference or Workshop Item |
Published: |
IEEE Computer Society
2015
|
Online Access: | https://www.scopus.com/inward/record.uri?eid=2-s2.0-84959859257&doi=10.1109%2fISMS.2014.95&partnerID=40&md5=c1dee5a836ee80ef76a8004d07613a3e http://eprints.utp.edu.my/31582/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
A high radix hierarchical interconnection network for network-on-chip
by: N.M. Ali, Mohammed, et al.
Published: (2016) -
Architecture and network-on-chip implementation
of a new hierarchical interconnection network
by: Awal, Md. Rabiul, et al.
Published: (2015) -
SCCN: a cost effective hierarchical interconnection network for network-on-chip
by: N. M. Ali, Mohammed, et al.
Published: (2016) -
SCCN : a time-effective hierarchical interconnection network for network-on-chip
by: Ali, Mohammada Ashraf, et al.
Published: (2019) -
Modeling router hotspots on network-on-chip
by: Junos, S. A. M., et al.
Published: (2011)