Efficient hardware-accelerated pseudoinverse computation through algorithm restructuring for parallelization in high-level synthesis
This paper describes a fast and efficient hardware-accelerated pseudoinverse computation through algorithm restructuring and leveraging FPGA synthesis directives for parallelism prior to high-level synthesis (HLS). The algorithm, which is composed of modified Gram–Schmidt QR decomposition (MGS-QRD),...
Saved in:
Main Authors: | , , , |
---|---|
Format: | Article |
Published: |
John Wiley and Sons Ltd
2022
|
Subjects: | |
Online Access: | http://eprints.utm.my/id/eprint/101017/ http://dx.doi.org/10.1002/cta.3155 |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|