A Study On Power Reduction Techniques For Comparator Based On Body Biasing
The growth of portable electronic devices in consumer market has led to the innovation of low power design. Furthermore, the scaling down of CMOS process technology has increased the transistor density. As a result, the device has higher functionality but more power is consumed per area unit. Hence...
Saved in:
Main Author: | |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2014
|
Subjects: | |
Online Access: | http://eprints.usm.my/40745/1/NOR_FATIHAH_BINTI_OSMAN_24_Pages.pdf http://eprints.usm.my/40745/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
id |
my.usm.eprints.40745 |
---|---|
record_format |
eprints |
spelling |
my.usm.eprints.40745 http://eprints.usm.my/40745/ A Study On Power Reduction Techniques For Comparator Based On Body Biasing Osman, Nor Fatihah TK1-9971 Electrical engineering. Electronics. Nuclear engineering The growth of portable electronic devices in consumer market has led to the innovation of low power design. Furthermore, the scaling down of CMOS process technology has increased the transistor density. As a result, the device has higher functionality but more power is consumed per area unit. Hence power reduction technique is being explored in electronic integrated circuit design. In flash analog to digital converter (ADC), comparator consumes the most power. In this dissertation, power reductions techniques such as sleepy transistor technique, stack transistor technique and body biasing technique are studied. A conventional comparator, comparator reduced VDD and comparator with super cut-off CMOS (SCCMOS) and sleepy stack are implanted using 0.13 μm CMOS process technology. Then, a low power comparator is proposed using body biasing technique, sleepy stack transistor and super cut-off CMOS. Forward body biasing technique is used to decrease the threshold voltage. As a result, VDD is able to reduce. Hence, dynamic power consumption also reduced. Meanwhile, SCCMOS and sleepy stack transistor are used to reduce leakage current. As a consequence, the static power is reduced. From pre-layout simulation of proposed comparator, the static power is 94.66 pW compared to 404.2 μW for conventional comparator. Meanwhile, the dynamic power for proposed comparator is 14.76 μW compared 1.127 mV for conventional comparator. The pre-layout xiv simulation and post-layout simulation show there is no significant parasitic effect on the performance of proposed comparator. 2014 Thesis NonPeerReviewed application/pdf en http://eprints.usm.my/40745/1/NOR_FATIHAH_BINTI_OSMAN_24_Pages.pdf Osman, Nor Fatihah (2014) A Study On Power Reduction Techniques For Comparator Based On Body Biasing. Masters thesis, Universiti Sains Malaysia. |
institution |
Universiti Sains Malaysia |
building |
Hamzah Sendut Library |
collection |
Institutional Repository |
continent |
Asia |
country |
Malaysia |
content_provider |
Universiti Sains Malaysia |
content_source |
USM Institutional Repository |
url_provider |
http://eprints.usm.my/ |
language |
English |
topic |
TK1-9971 Electrical engineering. Electronics. Nuclear engineering |
spellingShingle |
TK1-9971 Electrical engineering. Electronics. Nuclear engineering Osman, Nor Fatihah A Study On Power Reduction Techniques For Comparator Based On Body Biasing |
description |
The growth of portable electronic devices in consumer market has led to the innovation of low power design. Furthermore, the scaling down of CMOS process technology has increased the transistor density. As a result, the device has higher functionality but more power is consumed per area unit. Hence power reduction technique is being explored in electronic integrated circuit
design. In flash analog to digital converter (ADC), comparator consumes the most power. In this dissertation, power reductions techniques such as sleepy transistor technique, stack transistor technique and body biasing technique are studied. A conventional comparator, comparator reduced VDD and comparator with super cut-off CMOS (SCCMOS) and sleepy stack are implanted using 0.13 μm CMOS process technology. Then, a low power comparator is proposed using body biasing technique, sleepy stack transistor and super cut-off CMOS. Forward body biasing technique is used to decrease the threshold voltage. As a result, VDD is able to reduce. Hence, dynamic power consumption also reduced. Meanwhile, SCCMOS and sleepy stack transistor are used to reduce leakage current. As a consequence, the static power is reduced. From pre-layout simulation of proposed comparator, the static power is 94.66 pW compared to 404.2 μW for conventional comparator. Meanwhile, the dynamic power for proposed
comparator is 14.76 μW compared 1.127 mV for conventional comparator. The pre-layout xiv simulation and post-layout simulation show there is no significant parasitic effect on the performance of proposed comparator. |
format |
Thesis |
author |
Osman, Nor Fatihah |
author_facet |
Osman, Nor Fatihah |
author_sort |
Osman, Nor Fatihah |
title |
A Study On Power Reduction Techniques For Comparator Based On Body Biasing |
title_short |
A Study On Power Reduction Techniques For Comparator Based On Body Biasing |
title_full |
A Study On Power Reduction Techniques For Comparator Based On Body Biasing |
title_fullStr |
A Study On Power Reduction Techniques For Comparator Based On Body Biasing |
title_full_unstemmed |
A Study On Power Reduction Techniques For Comparator Based On Body Biasing |
title_sort |
study on power reduction techniques for comparator based on body biasing |
publishDate |
2014 |
url |
http://eprints.usm.my/40745/1/NOR_FATIHAH_BINTI_OSMAN_24_Pages.pdf http://eprints.usm.my/40745/ |
_version_ |
1643710026746953728 |
score |
13.211869 |