SOFT ERROR DETECTION IN ADDER SYSTEM
Soft error can be simplified as a disruption that occurred in the circuit. Soft error can cause a malfunction in the whole digital system. The common source of soft error is caused by radiation and due to a charged particle strike at a sensitive node. It also can be called as Single Error Upse...
Saved in:
Main Author: | |
---|---|
Format: | Final Year Project Report |
Language: | English English |
Published: |
Universiti Malaysia Sarawak
2022
|
Subjects: | |
Online Access: | http://ir.unimas.my/id/eprint/39462/1/Nur%20Aisya%20Jasmin%20binti%20Mazlan%20-%20%2024pages.pdf http://ir.unimas.my/id/eprint/39462/2/Nur%20Aisya%20Jasmin%20binti%20Mazlan-%20fulltext.pdf http://ir.unimas.my/id/eprint/39462/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
id |
my.unimas.ir.39462 |
---|---|
record_format |
eprints |
spelling |
my.unimas.ir.394622022-09-02T03:09:43Z http://ir.unimas.my/id/eprint/39462/ SOFT ERROR DETECTION IN ADDER SYSTEM NUR AISYA JASMIN BINTI MAZLAN, - TK Electrical engineering. Electronics Nuclear engineering Soft error can be simplified as a disruption that occurred in the circuit. Soft error can cause a malfunction in the whole digital system. The common source of soft error is caused by radiation and due to a charged particle strike at a sensitive node. It also can be called as Single Error Upset (SEU). The reliability of the digital system was disrupted and reduce because of this event. By conducting this project, the error will be detected in different configuration of circuit with the existence of adder system and c-element by using a logic gate. The adder system that will be used for this project is 8-bits Kogge�Stone Adder. Through this project, the configuration of the circuit will be designed, and the results will be compared and analysed one by one in order to get the desired result. An error will be injected into the circuit in order to imitate the soft error event that can occurred in the system. The error will try to be detected later by using logic gates. Each of the results will be analysed and recorded. By using Quartus Altera design software, this project can be conducted properly, and the circuits can be designed as what has been proposed. Universiti Malaysia Sarawak 2022 Final Year Project Report NonPeerReviewed text en http://ir.unimas.my/id/eprint/39462/1/Nur%20Aisya%20Jasmin%20binti%20Mazlan%20-%20%2024pages.pdf text en http://ir.unimas.my/id/eprint/39462/2/Nur%20Aisya%20Jasmin%20binti%20Mazlan-%20fulltext.pdf NUR AISYA JASMIN BINTI MAZLAN, - (2022) SOFT ERROR DETECTION IN ADDER SYSTEM. [Final Year Project Report] (Unpublished) |
institution |
Universiti Malaysia Sarawak |
building |
Centre for Academic Information Services (CAIS) |
collection |
Institutional Repository |
continent |
Asia |
country |
Malaysia |
content_provider |
Universiti Malaysia Sarawak |
content_source |
UNIMAS Institutional Repository |
url_provider |
http://ir.unimas.my/ |
language |
English English |
topic |
TK Electrical engineering. Electronics Nuclear engineering |
spellingShingle |
TK Electrical engineering. Electronics Nuclear engineering NUR AISYA JASMIN BINTI MAZLAN, - SOFT ERROR DETECTION IN ADDER SYSTEM |
description |
Soft error can be simplified as a disruption that occurred in the circuit. Soft error can
cause a malfunction in the whole digital system. The common source of soft error is
caused by radiation and due to a charged particle strike at a sensitive node. It also can be
called as Single Error Upset (SEU). The reliability of the digital system was disrupted
and reduce because of this event. By conducting this project, the error will be detected in
different configuration of circuit with the existence of adder system and c-element by
using a logic gate. The adder system that will be used for this project is 8-bits Kogge�Stone Adder. Through this project, the configuration of the circuit will be designed, and
the results will be compared and analysed one by one in order to get the desired result.
An error will be injected into the circuit in order to imitate the soft error event that can
occurred in the system. The error will try to be detected later by using logic gates. Each
of the results will be analysed and recorded. By using Quartus Altera design software,
this project can be conducted properly, and the circuits can be designed as what has been
proposed. |
format |
Final Year Project Report |
author |
NUR AISYA JASMIN BINTI MAZLAN, - |
author_facet |
NUR AISYA JASMIN BINTI MAZLAN, - |
author_sort |
NUR AISYA JASMIN BINTI MAZLAN, - |
title |
SOFT ERROR DETECTION IN ADDER SYSTEM |
title_short |
SOFT ERROR DETECTION IN ADDER SYSTEM |
title_full |
SOFT ERROR DETECTION IN ADDER SYSTEM |
title_fullStr |
SOFT ERROR DETECTION IN ADDER SYSTEM |
title_full_unstemmed |
SOFT ERROR DETECTION IN ADDER SYSTEM |
title_sort |
soft error detection in adder system |
publisher |
Universiti Malaysia Sarawak |
publishDate |
2022 |
url |
http://ir.unimas.my/id/eprint/39462/1/Nur%20Aisya%20Jasmin%20binti%20Mazlan%20-%20%2024pages.pdf http://ir.unimas.my/id/eprint/39462/2/Nur%20Aisya%20Jasmin%20binti%20Mazlan-%20fulltext.pdf http://ir.unimas.my/id/eprint/39462/ |
_version_ |
1743110968540397568 |
score |
13.211869 |