Design of buffer to drive large capacitive load with minimum delay
The intention of this project is to design a cascade of inverters, known as buffer to drive a large capacitance load with a minimum delay. When moving toward the load, the delay time can be significantly reduced by cascading N numbers of inverters. Each inverter for each stage is larger by width, W...
محفوظ في:
المؤلف الرئيسي: | Khadijah binti, Usaini |
---|---|
التنسيق: | Final Year Project Report |
اللغة: | English |
منشور في: |
University Malaysia Sarawak, UNIMAS.
2004
|
الموضوعات: | |
الوصول للمادة أونلاين: | http://ir.unimas.my/id/eprint/2805/1/Khadijah%20Usaini%20ft.pdf http://ir.unimas.my/id/eprint/2805/ |
الوسوم: |
إضافة وسم
لا توجد وسوم, كن أول من يضع وسما على هذه التسجيلة!
|
مواد مشابهة
-
Real-time volume shadow using stencil buffer
بواسطة: Kolivand, H., وآخرون
منشور في: (2011) -
Routing strategies and buffer management in delay tolerant networks
بواسطة: Ahmed, Kawakib K., وآخرون
منشور في: (2016) -
Dynamic modelling and control of mass spring system with large load uncertainty
بواسطة: Aizuddin, Abdul Rahim
منشور في: (2008) -
Development of a surrogate-based vehicle dynamic model to reduce computational delays in a driving simulator
بواسطة: Abdul Jalil, Mohamad Kasim, وآخرون
منشور في: (2016) -
Development of a surrogate-based vehicle dynamic model to reduce computational delays in a driving simulator
بواسطة: Fouladinejad, N., وآخرون
منشور في: (2016)