Design of buffer to drive large capacitive load with minimum delay
The intention of this project is to design a cascade of inverters, known as buffer to drive a large capacitance load with a minimum delay. When moving toward the load, the delay time can be significantly reduced by cascading N numbers of inverters. Each inverter for each stage is larger by width, W...
Saved in:
Main Author: | Khadijah binti, Usaini |
---|---|
Format: | Final Year Project Report |
Language: | English |
Published: |
University Malaysia Sarawak, UNIMAS.
2004
|
Subjects: | |
Online Access: | http://ir.unimas.my/id/eprint/2805/1/Khadijah%20Usaini%20ft.pdf http://ir.unimas.my/id/eprint/2805/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Real-time volume shadow using stencil buffer
by: Kolivand, H., et al.
Published: (2011) -
Development of a surrogate-based vehicle dynamic model to reduce computational delays in a driving simulator
by: Abdul Jalil, Mohamad Kasim, et al.
Published: (2016) -
Development of a surrogate-based vehicle dynamic model to reduce computational delays in a driving simulator
by: Fouladinejad, N., et al.
Published: (2016) -
Dynamic modelling and control of mass spring system with large load uncertainty
by: Aizuddin, Abdul Rahim
Published: (2008) -
Routing strategies and buffer management in delay tolerant networks
by: Ahmed, Kawakib K., et al.
Published: (2016)