Rounded off unsigned constant division using add-shift in verilog
Even when sophisticated synthesis strategies are already being used to optimise the delay, area and power dissipation of Asic implementation, the quality of the results still heavily depend on the quality of the Register Transfer Level (RTL). In RTL design, multiplication and division by a constan...
Saved in:
Main Authors: | Fouziah Md Yassin, Ag Asri Ag Ibrahim, Zaturrawiah Ali Omar, Saturi Baco, Nor Azura Zakaria, Edward V.Bautista Jr. |
---|---|
Format: | Article |
Language: | English |
Published: |
2016
|
Subjects: | |
Online Access: | https://eprints.ums.edu.my/id/eprint/19016/1/Rounded%20off%20unsigned%20constant%20division%20using%20add.pdf https://eprints.ums.edu.my/id/eprint/19016/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Investigation on pattern based Algorithm for division by a constant number using Verilog code for optimization on the Nelust results
by: Fouziah Md Yassin, et al.
Published: (2015) -
Evaluation Of Motorcyclists’ Hazard Anticipation Behavior At Unsignalized Roundbaouts: On-Campus Vs. Off-Campus
by: Ahmad Rahman, Ahmad Hanif, et al.
Published: (2017) -
Facial Expression Effect on Signal Quality and the Attention Level of Mind wave
by: Fouziah Md Yassin, et al.
Published: (2021) -
Comparative assessment of signalized and unsignalized roadway intersections
by: Abdelgalil, Ahmed S. A.
Published: (2010) -
Digital design : with an introduction to the verilog HDL, VHDL, and system Verilog
by: M. Morris Mano, Michael D. Ciletti
Published: (2020)