Logical effort base adder circuits transistor sizing using constriction factor and mutative variants of particle swarm optimization algorithm / Muhammad Aiman Johari
In Semiconductor world, the design and fabrication of Integrated Circuit (IC) associated with development time, operating speed and power requirements. The goodness of each design must be evaluated before it is chosen, especially on speed of the circuits where it represent the time taken to execute...
Saved in:
Main Author: | Johari, Muhammad Aiman |
---|---|
Format: | Thesis |
Language: | English |
Published: |
2015
|
Subjects: | |
Online Access: | http://ir.uitm.edu.my/id/eprint/21626/1/TM_MUHAMMAD%20AIMAN%20JOHARI%20EE%2015_5.pdf http://ir.uitm.edu.my/id/eprint/21626/ |
Tags: |
Add Tag
No Tags, Be the first to tag this record!
|
Similar Items
-
Litar pemacu gate SCR / Jamalludin Idris
by: Idris, Jamalludin
Published: (1991) -
Comparison between inertia and constriction variants of particle swarm optimization for economic dispatch problem / Shahrul Azreen Sodali
by: Sodali, Shahrul Azreen
Published: (2009) -
A low power multiplexer based pass transistor logic full adder
by: Kamsani, Noor Ain, et al.
Published: (2015) -
Measuring speed and direction using fiber optic technology / Nordin Jumiran
by: Jumiran, Nordin
Published: (2005) -
Photocatalytic degradation of benzene-toluene gaseous mixture using N, Fe-TiO₂ photocatalyst under visible light: Response surface methodology (RSM) and artificial neural network (ANN) modelling / Arman Sikirman
by: Sikirman, Arman
Published: (2018)